"

Cookies ussage consent

Our site saves small pieces of text information (cookies) on your device in order to deliver better content and for statistical purposes. You can disable the usage of cookies by changing the settings of your browser. By browsing our site without changing the browser settings you grant us permission to store that information on your device.

I agree, do not show this message again.

Analysis of test data compression and power reduction using multiple encoding for Opto Electronic circuits

B. MANJURATHI1, R. HARIKUMAR RAJAGURU2

Affiliation

  1. Assistant Professor, Department of Electronics and Communication Engineering, Karunya University, Coimbatore, India
  2. Professor, Department of Electronics and Communication Engineering, Bannari Amman Institute of Technology, Sathyamangalam, India

Abstract

System on chip is the major challenging issue for both design engineers and testing engineers due to its high power consumption. During testing, the volume of the test data is extremely high when compared to normal mode and because of that the switching activity which takes place between the test vectors leads to increase in power consumption. The Proposed technique is the combination of hamming distance based reordering, Bit stuffing and encoding for the original test patterns. It improves the compression ratio and also gives reduction in Average, peak power of MINTEST test sets of ISCAS’89 benchmark circuits..

Keywords

Column wise bit filling technique, Hamming distance, Reordering, Multiple run length code technique, Selective Huffman encoding, Power reduction, VLSI.

Submitted at: Oct. 10, 2015
Accepted at: Feb. 10, 2016

Citation

B. MANJURATHI, R. HARIKUMAR RAJAGURU, Analysis of test data compression and power reduction using multiple encoding for Opto Electronic circuits, Journal of Optoelectronics and Advanced Materials Vol. 18, Iss. 1-2, pp. 112-117 (2016)